Skip to main content

Hardware Architectures for Post-Quantum Digital Signature Schemes

  • Book
  • © 2021

Overview

  • Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based
  • Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms
  • Enables designers to build hardware implementations that are resilient to a variety of side-channels

This is a preview of subscription content, log in via an institution to check access.

Access this book

eBook USD 89.00
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 119.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 119.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access

Licence this eBook for your library

Institutional subscriptions

Table of contents (10 chapters)

Keywords

About this book

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification.  The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs.

  • Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based;
  • Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms;
  • Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Authors and Affiliations

  • NYU Tandon School of Engineering, New York, USA

    Deepraj Soni

  • Department of Computer Engineering, University of Texas, Dallas, USA

    Kanad Basu

  • Research Engineer at the Center for Cyber Security, NewYork University Abu Dhabi (CCS-NYUAD), Abu Dhabi, United Arab Emirates

    Mohammed Nabeel

  • Chief Research Officer, Technology Innovation Institute (TII), Abu Dhabi, United Arab Emirates

    Najwa Aaraj

  • Executive Director of the Cryptography Research Centre, Technology Innovation Institute (TII), Abu Dhabi, United Arab Emirates

    Marc Manzano

  • Electrical and Computer Engineering, New York University, Brooklyn, USA

    Ramesh Karri

About the authors

Deepraj Soni is a Ph.D. student at NYU Tandon School of Engineering. Deepraj works on hardware implementation, evaluation and security of post quantum cryptographic algorithms. He received his M.Tech from the Department of Electrical Engineering, Indian Institute of Technology Bombay (IIT B). His thesis focused on developing a framework for hardware software co simulator and neural network implementation on an FPGA. After graduation, Deepraj worked as a design engineer in the semiconductor division of Samsung and SanDisk. At Samsung, he was responsible for the design and architecture of the image processing IPs such as region segmentation and Embedded CODEC. He was also responsible for communication IPs such as FFT/IFFT, Time & Frequency Deinterleaving and Demapper for canceling the noise. At SanDisk, Deepraj helped in the development of System On Chip (SoC) level design for the memory controller.

Bibliographic Information

  • Book Title: Hardware Architectures for Post-Quantum Digital Signature Schemes

  • Authors: Deepraj Soni, Kanad Basu, Mohammed Nabeel, Najwa Aaraj, Marc Manzano, Ramesh Karri

  • DOI: https://doi.org/10.1007/978-3-030-57682-0

  • Publisher: Springer Cham

  • eBook Packages: Engineering, Engineering (R0)

  • Copyright Information: Springer Nature Switzerland AG 2021

  • Hardcover ISBN: 978-3-030-57681-3Published: 28 October 2020

  • Softcover ISBN: 978-3-030-57684-4Published: 28 October 2021

  • eBook ISBN: 978-3-030-57682-0Published: 27 October 2020

  • Edition Number: 1

  • Number of Pages: XXII, 170

  • Number of Illustrations: 2 b/w illustrations, 66 illustrations in colour

  • Topics: Circuits and Systems, Cyber-physical systems, IoT, Processor Architectures

Publish with us